# Variability Tolerance Analysis of Memristive Wave Cellular Automata

Theodoros Panagiotis Chatzinikolaou\*, Ioannis K. Chatzipaschalis\*<sup>†</sup>, Emmanouil Stavroulakis\*, Evangelos Tsipas\*, Iosif-Angelos Fyrigos\*, Antonio Rubio<sup>†</sup>, and Georgios Ch. Sirakoulis\*

Department of Electrical and Computer Engineering, Democritus University of Thrace, Xanthi, Greece
Department of Electronic Engineering, Universitat Politécnica de Catalunya, Barcelona, Spain

Abstract-In the era of high-performance computing, the integration of Cellular Automata (CA) principles into low-power hardware is a challenging but intriguing endeavor. At the same time, memristors have gained attention due to their potential in in-memory neuromorphic computing. As such, the concept of Wave Cellular Automata (WCA) is presented a novel computing paradigm that leverages CA principles and memristive devices for in-memory computing. However, memristive devices are subject to variability effects, which can impact their performance and, in the case of WCAs, the generation of oscillations crucial for computation. This paper explores the variability tolerance analysis of WCA both in CBRAM device level, but also in its oscillatory behavior. The analysis reveals that WCA operation remains robust even in the presence of variability, with the impact on oscillation amplitude being minor. All in all, proper circuit design and element selection play a significant role in mitigating the effects of variability.

Index Terms—Cellular Automata, Memristor, Oscillator, Variability Analysis, Wave Computing

#### I. INTRODUCTION

Today's computing systems still seek ways to become faster and more reliable in order to comply with the high standards set by the state-of-the-art demanding computational applications. In 1948, John von Neumann introduced a novel discrete computational model grounded in elementary rules, specifically referred to as Cellular Automata (CA) [1]. To elaborate further, CA are structured within cells, typically organized in a grid-like topology. Each cell possesses a distinct state, which undergoes evolution through discrete time steps, guided by predetermined rules contingent upon the states of neighboring cells. Their most salient feature lies in the coexistence of memory and processing units within the same medium, akin to the intricate biological organ, the brain. For this reason, they offer inherent parallelism during computing tasks, and can effortlessly pave the way to be employed in modeling and brain-mimicking tasks for solving complex computing problems [2]–[5].

The integration of CAs into low-power hardware is a very interesting and challenging problem that can help the scientific community move towards to more efficient computing paradigms, as well as to more feasible manufacturing attempts bringing the favorable in-memory computing architectures in terms of both size and performance. In particular, promising

This work has been partially supported by the framework of the FUNGATERIA project, which has received funding from the European Union's HORIZON-EIC-2021-PATHFINDER CHALLENGES programme under grant agreement No. 101071145, and by the project PID2022-141391OB-C22, Ministry of Science, Spain.

candidates that can help to cope with this task are memristors. To elaborate more, a memristor is a passive circuit component that incorporates two-terminals and its operation is based in the Resistive Switching (RS) behaviour as an after-effect of placing supply voltage or current to its aforementioned terminals. It was first suggested by L. Chua in 1971 [6], and has received a great deal of attention recently [7], [8] because of its intriguing potential as a highly promising structural hardware component for in-memory neuromorphic computing and emulation of neurological functions [9]–[12]. Moreover, in the literature it has been successfully utilized for CA applications such as image processing, and modeling of brain diseases [13]–[15].

However, this novel nanoscale electronic component usually exhibits some varying effects that should be taken seriously into consideration, so to avoid defects in the corresponding circuit design [16]. One of the most efficient ways to check the reliability and the performance of these novel computing nanodevices is the study of the variability [17]. Managing variability is crucial for ensuring that memristive nanodevices [18], function reliably under various operating conditions, paving the way for technological advancements and more reliable in-memory computing components [19]. To further elaborate, variability encompasses deviations in manufacturing processes, material properties, environmental conditions, and even the inherent stochastic nature of memristive nanodevices and directly impacts the consistent performance of both relevant analog but also digital circuits, affecting their parameters such as speed, power consumption, and reliability. This includes creating more robust and efficient electronics, improving manufacturing yields, and ensuring consistent performance throughout the lifetime of the designed electronic systems. It should be pointed out that while literature usually focuses on devices' variability, it usually lacks of application specific impact, which typically use these devices in a more complex way, such as for producing oscillations.

This work is targeted in exploring the variability not only in memristive devices, but also to oscillatory circuits that mimic the brain behaviour and represent a fully analog CA cell, in order to examine their efficiency and robustness. In the following Section II, the circuit of the CA cell is introduced and its oscillating operation is analyzed. Furthermore, in Section III, the tentative variability of the memristive device is explored, so as to investigate the robustness of the core element of the proposed design. The impact of the variability to the oscillatory circuit is discussed in Section IV to ensure the





Fig. 1. (a) Wave Cellular Automaton circuit. (b) WCA output oscillation and operational phases.

use of these structures in more complex systems for real-time efficient computing. Last but not least, Section V discusses the importance of variability impact towards more tolerant electronic circuits and concludes with the most important attributes of this work.

## II. WAVE CELLULAR AUTOMATA CONCEPT

CAs as computational tool for physical processes are able of efficiently implementing computations in hardware, capitalizing on their intrinsic parallelism [20]. More specifically, the application of novel unconventional nanoelectronic devices of memristors has led to the successful development of various CA-based computing approaches, such as Memristive Cellular Automata (MemCA) [21], and Memristive Cellular Nonlinear Networks (M-CNN) [22]. Lately, the incorporation of a wave generation circuitry capable of illustrating wave propagation within a cellular-like architecture has been introduced as the Wave Cellular Automata (WCA) concept. The aforementioned wave generators can form an interconnected network that enables the propagation of electrical wave signals with the ability to spatially interact with one another, hence replicating the neighborhood and evolution concepts of CA.

The WCA circuit, as depicted in Fig. 1(a), exhibits oscillations in the output voltage  $V_{WAVE}$  (Fig. 1(b)) between the SET and RESET voltage thresholds of the unipolar memristive CBRAM device  $M_{WAVE}$ . In order to produce these output oscillations, the cell is connected to its Moore neighborhood voltage outputs  $(V_{NEIGH}^{N;E;S;W})$ . To establish distinct rules for the WCA, a constant voltage supply, referred to as  $V_{RULE}$ , is implemented following the joint point of all neighbors  $V_{NEIGH}$ . By assigning distinct values to  $V_{RULE}$ , it becomes simpler to reach the  $S_{NEIGH}$  threshold with a reduced requirement for synchronous activation of neighboring nodes.

For the oscillation triggering, a constant DC voltage is applied. For the oscillations to persist over time, it is necessary to configure the  $R_{WAVE}$  and  $C_{WAVE}$  values in a manner that prevents the voltage divider  $V_{WAVE}$  from reaching an equilibrium point between the SET and RESET voltage thresholds. The voltage supplies  $V_{CELL}^{HIGH}$  and  $V_{CELL}^{LOW}$  are responsible for delivering this required power through the control circuit, which consists of two branches. One branch is responsible for keeping the cell in an idle condition, while the other branch

governs the initiation of oscillation when the requirements set by the rule in place have been satisfied. All in all, the  $S_{NEIGH}$  switch is engaged at reaching the threshold set by the rule used, hence initiating the oscillation. To ensure the proper operation of the WCA and prevent sudden oscillation interruption, the  $S_{ACT}$  switch is incorporated in series with  $S_{NEIGH}$ , serving as a self-restraint switch. Moreover, for the smooth operation of the WCA, the  $S_{INH}$  switch is introduced to prevent sudden interruptions in the oscillation process and guarantees the successful inhibition of the WCA in order not to be affected by any rule on the computation time-step.

The operation of the WCA can be delineated into three distinct phases (Fig. 1(b)). The initial phase is characterized as the resting phase, during which the oscillating unit remains idle and awaits activation. The second phase is referred to as the activation phase, which occurs when the stimulus surpasses the threshold required for WCA activation, leading to the initiation of the oscillatory activity. Then, the inhibitory phase follows, during which the oscillation reaches its lowest voltage level and thereafter increases until it returns to its idle level once more. The activation of the oscillating unit is restricted to occur just during the resting phase, subsequent to the activation of the corresponding neighboring units in accordance with the established rule.

## III. DEVICE VARIABILITY ANALYSIS

The utilization of memristors within WCA cells is important in the generation of oscillations, which are indispensable for establishing a predefined time-step. In this work, Conductive-Bridging RAM (CBRAM) modeled devices were employed due to their suitability for this application. To elaborate further, our oscillator requires a unipolar device to produce the necessary oscillations, while also taking into consideration physical parameters such as the temperature and the energy efficiency of the oscillating system. These devices base their operation in the electrochemical metallization principle, where a conductive metallic filament is formed during a SET operation, while the same filament undergoes a dissolution during a RESET operation in a solid dielectric material, referred as switching layer [23]. In order to achieve a realistic and seamless integration of these memristor devices within the simulated circuit, a compact memristor model as proposed by [24] has



Fig. 2. (a) Structure of the fabricated CBRAM device. (b) Model representation for the CBRAM device. (c) I-V curves of the device utilized in the simulations. In solid lines the average curve is depicted, while faint lines indicate each distinct cycle employed.

been employed. This model adeptly encapsulates the intricate dynamics of unipolar CBRAM devices, incorporating essential attributes such as drift, diffusion, and thermo-diffusion effects, which are indispensable for simulating the switching behavior of memristors. In this way, the model can accurately capture the resistive switching operations of the used CBRAM devices, i.e. the formation and breakage of the Conductive Bridge (CB) between the active and inert electrodes (Fig. 2(b)). Notably, this model has been fitted to fabricated CBRAM devices of  $Ag/SiO_2/Pt$  NPs configuration (as seen in Fig. 2(a)) that exhibit unipolar characteristics.

Variability plays a pivotal role in the performance of electronic circuits and systems, a principle that extends to memristors as well [25]. The relentless trend towards the miniaturization of electronic components, while exacerbating the influence of variability on the performance and reliability of integrated circuits, has concurrently introduced additional, albeit less dominant, sources of random voltage and current fluctuations. These variations range from fluctuations in Random Telegraph Noise (RTN) currents to quantummechanical-induced effects, such as direct tunneling and hopping effects [26]. Moreover, they encompass the more typical variations originating from manufacturing processes, resulting in device inhomogeneity, and the influence of environmental conditions, such as humidity and pressure, which can induce substantial deviations from the anticipated behavior of both individual devices and complete systems [27]. Out of these various sources of variability, they can be distinguished to two fundamental types: device-to-device (DTD) variability and cycle-to-cycle (CTC) variability [28]. CTC and DTD variability poses a critical challenge in ensuring the robustness and reliability of electronic systems [29], particularly in datasensitive applications, where even small deviations can lead to substantial errors and data degradation.

In the context of this study, we investigate the inherent variability in the behavior of the utilized CBRAM devices and its impact on the overall circuit performance. The I-V characteristic curves of the employed unipolar device during simulations are depicted in Fig. 2(c), where the solid line indicates the average I-V behavior over 200 periods and the faint lines indicate the respective behavior at each of these cycles. It becomes evident that the SET process is being triggered around 220mV, while for the RESET process



Fig. 3. Impact of variability in the range of lowest and highest voltage values under different  $V_{CELL}^{HIGH}$  supply voltages for the oscillating output  $(V_{WAVE})$ .

 $\simeq 110 mV$  are sufficient, with the device variability altering these values by  $\pm 1.5\%$  and  $\pm 2.6\%$ , respectively. This result demonstrates the stochastic nature of the CB formation and dissolution processes due to the combination of drift, diffusion, and thermo-diffusion effects. As the memristor plays a vital role in WCA operation by producing the required oscillation, its variability impact on output oscillation requires to be properly investigated.

# IV. IMPACT OF VARIABILITY ON OSCILLATIONS

Focusing on complex circuits and systems, the propagation of variability may generate cascading effects, amplifying the impact on the overall system performance. In IC design such undesirable fluctuations can lead to compromised functionality and reduced yield. It is vital to understand these changes in order to mitigate the adverse effects and manage the impact of variability [30], enabling the design of robust and reliable electronic systems that can tolerate and adapt to component fluctuations, ensuring consistent and predictable performance under varying operating conditions.

Regarding the WCA circuitry and in particular the oscillatory part, the simulated distributions of the lowest and highest voltage variations seen in the output oscillation voltage amplitude  $V_{WAVE}$  under different  $V_{CELL}^{HIGH}$  supply voltages are depicted in Fig. 3 for over 100 cycles. Thus, it becomes evident that the stochastic behavior of an oscillation is increasing by increasing the supply voltage to the oscillator unit. At the



Fig. 4. (a) Evolution of the oscillation output  $V_{WAVE}$  at the lowest and the highest oscillation voltages as a function of the number of cycles. (b) Distributions and (c) cumulative distribution functions of the oscillation output  $V_{WAVE}$  at the lowest and the highest oscillation voltages. (d) SET and RESET resistances ratio as a function of the number of cycles. (e) Distributions and (f) cumulative distribution functions of the SET and RESET resistances. The aforementioned simulations have been performed for  $V_{CELL}^{HIGH} = 0.251V$ .

same time, there are cases (i.e. 0.268V and 0.353V) that oscillation is falsely activated with catastrophic results for the computing outcome of the WCA. Considering the fact that oscillation synchronization is playing a vital role for the computing phase of the WCA, it is important to keep variations as low as possible avoiding false activations. As such, the case of  $V_{CELL}^{HIGH}=0.251V$  is considered for a more detailed analysis.

In Fig. 4, key measurements regarding the impact of device's variability on the oscillation are presented, derived from a wide range of simulations. Beginning with Fig. 4(a), the time evolution of the oscillating output highest and lowest points is illustrated, denoted as  $V_{WAVE}$ , across the entire span of simulation cycles. Subsequently, in Fig. 4(b), the histogram depicted represent the relationship between applied voltage amplitudes and the corresponding switching counts for both the SET and RESET operations that form a symmetric distribution. Fig. 4(c) showcases the cumulative distribution function (CDF) of the respective voltages with RESET voltages to showcase higher CTC variability effects. At this point, it is important to highlight that these oscillations points have presented a reduced variability effect to  $\pm 0.8\%$  and  $\pm 1.8\%$  for highest and lowest point accordingly. This can be attributed to the RC circuit in parallel with the CBRAM device that is able to minimize variability impact on oscillation through its time delaying and filtering phenomena.

Shifting our focus to Fig. 4(d), the High-Resistance State (HRS) to Low-Resistance State (LRS) switching ratio performance measured over successive cycles is presented showcasing a good state variability of the device to around  $3\times10^6$  for most of the cases serving successfully the computing operations. In Fig. 4(e), the histogram display the resistance values obtained in both HRS and LRS states, along with the frequency of their occurrence. It is evident that resistances in LRS present a positively skewed distribution, while in

HRS a negatively skewed one, showcasing the resistance limits in which the oscillation changes slope. Finally, Fig. 4(f) presents the CDF corresponding to the information previously described.

#### V. DISCUSSION AND CONCLUSIONS

The integration of variability-aware design methodologies can facilitate the optimization procedure of system-level performance metrics while accounting for the inherent variations in individual components. By incorporating statistical analysis, process variations can be effectively modeled and managed, enabling the development of robust circuit designs that are resilient to fluctuations in device parameters. Adopting a variability-aware design paradigm is crucial for addressing the challenges posed by component variability, enabling the development of next-generation electronic systems with enhanced performance, reliability, and efficiency.

Our findings presented above indicate minor effect of variability in the operation of WCA, which can be attributed to the proper design of the circuit which utilizes the RC effects in combination with unipolar CBRAM devices. In this work, the effects of CTC variability are modeled and investigated without affecting circuit proper operation, while DTD variability has not yet been addressed and is an ongoing work. It is important to highlight that increasing supplying voltage may speed up WCA operation, but also increases oscillation variability reaching to even catastrophic results in some cases, which leads to the conclusion that properly selected elements are vital for successful circuit operation. Further experimentation with the device structure can aid in further minimizing the CTC variability effects, while investigating parameters such as noise, sparsity and temperature phenomena along with longer time-scales as well as DTD variability can shed light in the appropriateness of the fabrication methods employed.

#### REFERENCES

- J. von Neumann, "Theory of self-reproducing automata," Edited by Arthur W. Burks, 1966.
- [2] G. B. Ermentrout and L. Edelstein-Keshet, "Cellular automata approaches to biological modeling," *Journal of theoretical Biology*, vol. 160, no. 1, pp. 97–133, 1993.
- [3] T. P. Chatzinikolaou, R.-E. Karamani, and G. C. Sirakoulis, "Irregular learning cellular automata for the resolution of complex logic puzzles," in *Cellular Automata*, B. Chopard, S. Bandini, A. Dennunzio, and M. Arabi Haddad, Eds. Cham: Springer International Publishing, 2022, pp. 356–367.
- [4] M.-A. Tsompanas, T. P. Chatzinikolaou, and G. C. Sirakoulis, "Cellular automata application on chemical computing logic circuits," in *Cellular Automata*, B. Chopard, S. Bandini, A. Dennunzio, and M. Arabi Haddad, Eds. Cham: Springer International Publishing, 2022, pp. 3–14.
- [5] N. Pavlidis, V. Perifanis, T. P. Chatzinikolaou, G. C. Sirakoulis, and P. S. Efraimidis, "Intelligent client selection for federated learning using cellular automata," 2023.
- [6] L. Chua, "Memristor-the missing circuit element," *IEEE Transactions on Circuit Theory*, vol. 18, no. 5, pp. 507–519, 1971.
- [7] E. Tsipas, T. P. Chatzinikolaou, K.-A. Tsakalos, K. Rallis, R.-E. Karamani, I.-A. Fyrigos, S. Kitsios, P. Bousoulas, D. Tsoukalas, and G. C. Sirakoulis, "Unconventional memristive nanodevices," *IEEE Nanotechnology Magazine*, vol. 16, no. 6, pp. 34–45, 2022.
- [8] E. Stavroulakis, N. Vasileiadis, A. Mavropoulis, I. K. Chatzipaschalis, E. Tsipas, K. Rallis, I. Vourkas, P. Dimitrakis, and G. C. Sirakoulis, "A tcad model for silicon nitride based memristive devices," in 2023 IEEE 23rd International Conference on Nanotechnology (NANO). IEEE, 2023, pp. 571–575.
- [9] G. Indiveri and S.-C. Liu, "Memory and information processing in neuromorphic systems," *Proceedings of the IEEE*, vol. 103, no. 8, pp. 1379–1397, 2015.
- [10] E. Tsipas, T. P. Chatzinikolaou, K.-A. Tsakalos, K. Rallis, R.-E. Karamani, I.-A. Fyrigos, S. Kitsios, P. Bousoulas, D. Tsoukalas, and G. C. Sirakoulis, "Unconventional computing with memristive nanocircuits," *IEEE Nanotechnology Magazine*, vol. 16, no. 6, pp. 22–33, 2022.
- [11] T. P. Chatzinikolaou, I.-A. Fyrigos, C. Tsioustas, P. Bousoulas, M.-A. Tsompanas, D. Tsoukalas, and G. C. Sirakoulis, "Chemically-inspired memristor-based neuron-like oscillating circuit," in 2022 Panhellenic Conference on Electronics & Telecommunications (PACET), 2022, pp. 1–6.
- [12] I. K. Chatzipaschalis, E. Tsipas, K.-A. Tsakalos, A. Rubio, and G. C. Sirakoulis, "Hardware design of memristor-based oscillators for emulation of neurological diseases," in 2023 IEEE International Symposium on Circuits and Systems (ISCAS). IEEE, 2023, pp. 1–5.
- [13] R.-E. Karamani, I.-A. Fyrigos, K.-A. Tsakalos, V. Ntinas, M.-A. Tsom-panas, and G. C. Sirakoulis, "Memristive learning cellular automata for edge detection," *Chaos, Solitons & Fractals*, vol. 145, p. 110700, 2021.
- [14] R.-E. Karamani, I.-A. Fyrigos, V. Ntinas, I. Vourkas, G. C. Sirakoulis, and A. Rubio, "Memristive cellular automata for modeling of epileptic brain activity," in 2018 IEEE International Symposium on Circuits and Systems (ISCAS). IEEE, 2018, pp. 1–5.
- [15] I. K. Chatzipaschalis, T. P. Chatzinikolaou, I.-A. Fyrigos, A. Adamatzky, A. Rubio, and G. C. Sirakoulis, "Memristor-based cellular automata for natural language processing," in 2023 IEEE International Conference on Electronics, Circuits and Systems (ICECS) (accepted). IEEE, 2023, pp. 1–5.
- [16] G. C. Adam, A. Khiat, and T. Prodromakis, "Challenges hindering memristive neuromorphic hardware from going mainstream," *Nature communications*, vol. 9, no. 1, p. 5267, 2018.
- [17] H. Onodera, "Variability: Modeling and its impact on design," *IEICE transactions on electronics*, vol. 89, no. 3, pp. 342–348, 2006.
- [18] F. Alonso, D. Maldonado, A. Aguilera, and J. Roldan, "Memristor variability and stochastic physical properties modeling from a multivariate time series approach," *Chaos, Solitons & Fractals*, vol. 143, p. 110461, 2021.
- [19] W. Chen, Y. Cheng, J. Ge, Z. Ma, X. Cao, S. Diao, Z. Liu, and S. Pan, "Intrinsic resistive switching in ultrathin siox memristors for neuromorphic inference accelerators," *Applied Surface Science*, vol. 625, p. 157191, 2023.
- [20] G. C. Sirakoulis, Cellular Automata Hardware Implementation. Berlin, Heidelberg: Springer Berlin Heidelberg, 2018, pp. 1–29.

- [21] A. Adamatzky and L. Chua, "Memristive excitable automata: structural dynamics, phenomenology, localizations and conductive pathways," Advances in applied self-organizing systems, pp. 379–398, 2013.
- [22] A. Ascoli, R. Tetzlaff, S.-M. S. Kang, and L. Chua, "System-theoretic methods for designing bio-inspired mem-computing memristor cellular nonlinear networks," *Frontiers in Nanotechnology*, vol. 3, p. 633026, 2021.
- [23] M. N. Kozicki and H. J. Barnaby, "Conductive bridging random access memory–materials, devices and applications," *Semiconductor Science* and Technology, vol. 31, no. 11, p. 113001, 2016.
- [24] I.-A. Fyrigos, T. P. Chatzinikolaou, V. Ntinas, S. Kitsios, P. Bousoulas, M.-A. Tsompanas, D. Tsoukalas, A. Adamatzky, A. Rubio, and G. C. Sirakoulis, "Compact thermo-diffusion based physical memristor model," in 2022 IEEE International Symposium on Circuits and Systems (ISCAS). IEEE, 2022, pp. 2237–2241.
- [25] V. Ntinas, I.-A. Fyrigos, G. C. Sirakoulis, A. Rubio, J. Martín-Martinez, R. Rodríguez, and M. Nafría, "Noise-induced performance enhancement of variability-aware memristor networks," in 2019 26th IEEE International Conference on Electronics, Circuits and Systems (ICECS). IEEE, 2019, pp. 731–734.
- [26] Z. Chai, J. Ma, W. D. Zhang, B. Govoreanu, J. F. Zhang, Z. Ji, and M. Jurczak, "Probing the critical region of conductive filament in nanoscale hfo 2 resistive-switching device by random telegraph signals," *IEEE Transactions on Electron Devices*, vol. 64, no. 10, pp. 4099–4105, 2017
- [27] L. B. Poehls, M. Fieback, S. Hoffmann-Eifert, T. Copetti, E. Brum, S. Menzel, S. Hamdioui, and T. Gemmeke, "Review of manufacturing process defects and their effects on memristive devices," *Journal of electronic testing*, vol. 37, pp. 427–437, 2021.
- [28] A. Grossi, E. Nowak, C. Zambelli, C. Pellissier, S. Bernasconi, G. Cibrario, K. El Hajjam, R. Crochemore, J. Nodin, P. Olivo, and L. Perniola, "Fundamental variability limits of filament-based rram," in 2016 IEEE International Electron Devices Meeting (IEDM), 2016, pp. 4.7.1–4.7.4.
- [29] J. B. Roldán, E. Miranda, D. Maldonado, A. N. Mikhaylov, N. V. Agudov, A. A. Dubkov, M. N. Koryazhkina, M. B. González, M. A. Villena, S. Poblador, M. Saludes-Tapia, R. Picos, F. Jiménez-Molinos, S. G. Stavrinides, E. Salvador, F. J. Alonso, F. Campabadal, B. Spagnolo, M. Lanza, and L. O. Chua, "Variability in resistive memories," *Advanced Intelligent Systems*, vol. 5, no. 6, p. 2200338, 2023.
- [30] W. Sun, B. Gao, M. Chi, Q. Xia, J. J. Yang, H. Qian, and H. Wu, "Understanding memristive switching via in situ characterization and device modeling," *Nature communications*, vol. 10, no. 1, p. 3453, 2019.